Torre Arnanz, Eduardo De La eduardo.delatorre@upm.es
Publications
- Articles 36
- Books 1
- Book chapters 5
- Conferences 103
- Working papers 0
- Technical reports 0
- Research projects 35
- Supervised theses 11
- Patent or software license 0
A scalable H.264/AVC deblocking filter architecture
- Cervero, T.
- Otero, A.
- Lopez, S.
- de la Torre, E.
- Callico, G. M.
- Riesgo, T.
- Sarmiento, R.;
Journal Of Real-Time Image Processing (p. 81-105) - 1/6/2016
10.1007/s11554-013-0359-9 View at source
- ISSN 18618200
A Runtime-Scalable and Hardware-Accelerated Approach to On-Board Linear Unmixing of Hyperspectral Images
- Ortiz, Alberto
- Rodriguez, Alfonso
- Guerra, Raul
- Lopez, Sebastian
- Otero, Andres
- Sarmiento, Roberto
- de la Torre, Eduardo;
Remote Sensing - 1/11/2018
10.3390/rs10111790 View at source
- ISSN 20724292
Accelerating the evolution of a systolic array-based evolvable hardware system
- Mora, Javier
- de la Torre, Eduardo;
Microprocessors And Microsystems (p. 144-156) - 1/2/2018
10.1016/j.micpro.2017.12.001 View at source
- ISSN 01419331
FPGA-Based High-Performance Embedded Systems for Adaptive Edge Computing in Cyber-Physical Systems: The ARTICo(3) Framework
- Rodriguez, Alfonso
- Valverde, Juan
- Portilla, Jorge
- Otero, Andres
- Riesgo, Teresa
- de la Torre, Eduardo;
Sensors - 8/6/2018
10.3390/s18061877 View at source
- ISSN 14248220
Scalable Hardware-Based On-Board Processing for Run-Time Adaptive Lossless Hyperspectral Compression
- Rodriguez, Alfonso
- Santos, Lucana
- Sarmiento, Roberto
- De La Torre, Eduardo;
Ieee Access (p. 10644-10652) - 1/1/2019
10.1109/access.2019.2892308 View at source
- ISSN 21693536
DAMHSE: Programming heterogeneous MPSoCs with hardware acceleration using dataflow-based design space exploration and automated rapid prototyping
Microprocessors And Microsystems - 1/11/2019
10.1016/j.micpro.2019.102882 View at source
- ISSN 01419331
On the scalability of evolvable hardware architectures: comparison of systolic array and Cartesian genetic programming
- Mora, Javier
- Salvador, Ruben
- de la Torre, Eduardo;
Genetic Programming And Evolvable Machines (p. 155-186) - 1/6/2019
10.1007/s10710-018-9340-5 View at source
- ISSN 13892576
Run-Time Reconfigurable MPSoC-Based On-Board Processor for Vision-Based Space Navigation
- Pérez A
- Rodríguez A
- Otero A
- Arjona DG
- Jiménez-Peralo Á
- Verdugo MÁ
- De La Torre E
Ieee Access (p. 59891-59905) - 1/1/2020
10.1109/access.2020.2983308 View at source
- ISSN 21693536
Exploiting Multi-Level Parallelism for Run-Time Adaptive Inverse Kinematics on Heterogeneous MPSoCs
- Suriano, Leonardo
- Otero, Andres
- Rodriguez, Alfonso
- Sanchez-Renedo, Manuel
- De la Torre, Eduardo;
Ieee Access (p. 118707-118724) - 1/1/2020
10.1109/access.2020.3005202 View at source
- ISSN 21693536
An Integrated Approach and Tool Support for the Design of FPGA-Based Multi-Grain Reconfigurable Systems
- Zamacola, Rafael
- Otero, Andres
- Garcia, Alberto
- De La Torre, Eduardo;
Ieee Access (p. 202133-202152) - 1/1/2020
10.1109/access.2020.3036541 View at source
- ISSN 21693536
Dynamic reconfigurable NoC (DRNoC) architecture: Application to fast NoC emulation
- Krasteva Y
- de la Torre E
- Riesgo T
Dynamic Reconfigurable Network-On-Chip Design: Innovations For Computational Processing And Communication (p. 220-254) - 1/12/2010
Run-time scalable architecture for deblocking filtering in H.264/AVC and SVC video codecs
- Teresa Cervero
- S. López
- G. Gallicó
- OTERO MARNOTES, JOSE ANDRES
- RIESGO ALCAIDE, TERESA
- TORRE ARNANZ, EDUARDO DE LA
Embedded Systems Design With Fpgas (p. 173-199) - 1/11/2013
Wireless Sensor Networks: From Real World to System Integration - Alternative Hardware Approaches
Comprehensive Materials Processing (p. 353-373) - 1/1/2014
FPGAs and reconfigurable systems
- Rodriguez-Andina JJ
- de la Torre E
Fundamentals Of Industrial Electronics (p. 24-1-24-18) - 19/4/2016
- iMarina
A comparative analysis of different fault simulation techniques for VLSI circuits testing
- Torroja Y
- Riesgo T
- de la Torre E
- Uceda J
Iecon 91, Vols 1-3 (p. 1226-1231) - 1/12/1991
- iMarina
TESTING VLSI CIRCUITS FROM VHDL DESCRIPTIONS
- RIESGO, T
- TORROJA, Y
- DELATORRE, E
- UCEDA, J;
Proceedings Of The 1992 International Conference On Industrial Electronics, Control, Instrumentation, And Automation, Vols 1-3 (p. 1052-1057) - 1/1/1992
Distributed implementation of an ATPG system using dynamic fault allocation
- AGUADO, MJ
- DELATORRE, E
- MIRANDA, MA
- LOPEZBARRIO, C;
Proceedings Of The International Test Conference (p. 409-418) - 1/12/1993
10.1109/test.1993.470671 View at source
- iMarina
- iMarina
Dynamic communication strategy for the distributed ATPG system DPLATON
- AGUADO, MJ
- MIRANDA, MA
- DELATORRE, E
- LOPEZBARRIO, C;
European Design Automation Conference - Proceedings (p. 271-276) - 1/12/1993
- iMarina
CAD in test
- Riesgo T
- de la Torre E
- Torroja Y
- Olias E
- Uceda J
(p. 33-38) - 1/12/1995
- iMarina
Model generation of test logic for macrocell based designs
- de la Torre E
- Calvo J
- Uceda J
Euro-Dac '96 - European Design Automation Conference With Euro-Vhdl '96 And Exhibition, Proceedings (p. 456-461) - 1/1/1996
10.1109/eurdac.1996.558243 View at source
- iMarina
- iMarina
Use of standards in electronic design
- Riesgo T
- de la Torre E
- Torroja Y
- Uceda J
Iecon-2002: Proceedings Of The 2002 28th Annual Conference Of The Ieee Industrial Electronics Society, Vols 1-4 (p. 407-412) - 1/12/1996
- iMarina
Quality estimation of test vectors and functional validation procedures based on fault and error models
- Riesgo, T
- Torroja, Y
- de la Torre, E
- Uceda, J;
Design, Automation And Test In Europe, Proceedings (p. 955-956) - 1/12/1998
A set of hardware components for a reconfigurable control and communications board
- Casado F
- Machado F
- Riesgo T
- De La Torre E
- Torroja Y
- Uceda J
(p. 1707-1712) - 1/1/2000
Highly configurable control boards: A tool and a design experience
- de la Torre, E
- Riesgo, T
- Uceda, J
- Macip, E
- Rizzi, M;
Proceedings Of The International Workshop On Rapid System Prototyping (p. 174-179) - 1/1/2000
10.1109/iwrsp.2000.855218 View at source
- ISSN 10746005
This researcher has no working papers.
This researcher has no technical reports.
Reconfigurabilidad Dinámica para Escalabilidad en Redes Orientadas a Aplicaciones Multimedia
- PORTILLA BERRUECO, JORGE (Participante)
- SALVADOR PEREA, RUBEN (Participante)
- OTERO MARNOTES, JOSE ANDRES (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
- TORROJA FUNGAIRIÑO, YAGO (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
Period: 01-01-2009 - 31-12-2011
Type of funding: National
- iMarina
TECNOCAI. Tecnologías eficientes e inteligentes orientadas a la salud y al confort en ambientes interiores.
- Rodriguez Medina, Alfonso (Participante)
- ZAMACOLA ALCALDE, RAFAEL MARIA (Participante)
- ZATO RECELLADO, José Gabriel (Investigador principal (IP))
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
- CECILIA FERNÁNDEZ-CONDE, LOURDES (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- NARANJO HERNANDEZ, JOSE EUGENIO (Participante)
Period: 01-12-2009 - 01-12-2012
Type of funding: National
Amount of funding: 26100,00 Euros.
- iMarina
Reconfigurable ultra-autonomous novel robots: RUNNER
- Rodriguez Medina, Alfonso (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- RIESGO ALCAIDE, TERESA (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Investigador principal (IP))
Period: 01-12-2010 - 31-12-2013
Type of funding: National
Amount of funding: 55500,00 Euros.
- iMarina
Reconfigurable Ultra-Autonomous Novel Robots
- TORRE ARNANZ, EDUARDO DE LA (Investigador principal (IP))
Period: 01-12-2010 - 31-12-2013
Type of funding: International
- iMarina
WSN Development, Planning and Commissioning & Maintenance ToolSet
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
Period: 01-01-2011 - 31-12-2014
Type of funding: National
Amount of funding: 242569,60 Euros.
- iMarina
ENCE-NG: Enclavamiento Electrónico de Nueva Generación
- ZAMACOLA ALCALDE, RAFAEL MARIA (Participante)
- VILLAVERDE SAN JOSE, MONICA (Participante)
- ALEDO ORTEGA, DAVID (Participante)
- Rodriguez Medina, Alfonso (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Investigador principal (IP))
- RIESGO ALCAIDE, TERESA (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- GARCIA SUAREZ, OSCAR (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
Period: 17-10-2011 - 16-04-2013
Type of funding: National
- iMarina
Open Source FPGA Accelerator & Hardware-Software Codesign Toolset for CUDA Kernels
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- TORROJA FUNGAIRIÑO, YAGO (Participante)
- OTERO MARNOTES, JOSE ANDRES (Participante)
- SALVADOR PEREA, RUBEN (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
Period: 01-11-2011 - 31-10-2013
Type of funding: International
Amount of funding: 302068,00 Euros.
- iMarina
Sistema de iluminación inteligente.
- VILLAVERDE SAN JOSE, MONICA (Miembro del equipo de trabajo)
- NOGAR CANTERO, NOEMÍ (Miembro del equipo de trabajo)
- RIESGO ALCAIDE, TERESA (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Investigador principal (IP))
Period: 04-05-2011 - 05-01-2013
Type of funding: National
Amount of funding: 196859,00 Euros.
- iMarina
ICT Tools greening food processing businesses
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
- PORTILLA BERRUECO, JORGE (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- TORROJA FUNGAIRIÑO, YAGO (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
- MAIGLER LÓPEZ, Mª VICTORIA (Participante)
- ALEDO ORTEGA, DAVID (Participante)
- ALONSO FERNÁNDEZ, JESÚS (Participante)
- ARCAS CASTRO, GUILLERMO DE (Participante)
- MUJICA ROJAS, GABRIEL NOE (Participante)
Period: 12-09-2011 - 11-09-2014
Type of funding: International
Amount of funding: 109170,00 Euros.
- iMarina
Dynamically Reconfigurable embedded platforms for Networked Context-aware multimedia Systems-UPM
- RIESGO ALCAIDE, TERESA (Investigador principal (IP))
- TORROJA FUNGAIRIÑO, YAGO (Participante)
- OTERO MARNOTES, JOSE ANDRES (Participante)
- PORTILLA BERRUECO, JORGE (Participante)
- MORENO GONZALEZ, FELIX ANTONIO (Participante)
- TORRE ARNANZ, EDUARDO DE LA (Participante)
- ABAD ARROYO, RICARDO (Participante)
- MUJICA ROJAS, GABRIEL NOE (Participante)
Period: 01-01-2012 - 30-06-2015
Type of funding: National
Amount of funding: 88088,00 Euros.
- iMarina
Emulación en prototipos basados en fpgas: métodos de depuración mediante inserción de lógica compatible con el estándar ieee-1149.1
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: GARCIA VALDERAS, Mario
1/1/2004
- iMarina
Reconfigurable Computing Based on Commercial FPGAs. Solutions for the Design and Implementation of Partially Reconfigurable Systems = Computación reconfigurable basada en FPGAs comerciales. Soluciones para el diseño e implementación de sistemas parcialmente reconfigurables.
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Esteves Krasteva, Yana
1/1/2009
- iMarina
Run-Time Scalable Hardware for Reconfigurable Systems
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Otero Marnotes, Andres
1/1/2014
- iMarina
Side-Channel Attack Protection Techniques in FPGA Systems using Enhanced Dual-Rail Solutions
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: He, Wei
1/1/2014
- iMarina
Run-Time Dynamically-Adaptable FPGA-Based Architecture for High-Performance Autonomous Distributed Systems
- PORTILLA BERRUECO, JORGE (Director)
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Valverde Alcalá, Juan
1/1/2015
- iMarina
Parametric and structural self-adaptation of embedded systems using evolvable hardware
- SEKANINA, Lukáš (Director)
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Salvador Perea, Rubén
1/1/2015
- iMarina
Architecture and methodology for automated development of evolvable and reconfigurable hardware applications
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Mora de Sambricio, Javier
1/1/2019
- iMarina
A Framework to Support Run-Time Adaptation in Reconfigurable Multi-Accelerator Systems
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Rodríguez Medina, Alfonso
10/10/2020
- iMarina
Runtime Adaptive Hardware/Software Execution in Complex Heterogeneous Systems
- TORRE ARNANZ, EDUARDO DE LA (Director) Doctorando: Suriano, Leonardo
31/1/2021
- iMarina
Design Methodologies and Architectures for Just-in-Time Hardware Composition of Multi Grain Reconfigurable Accelerators
- Otero Marnotes, Andrés (Director)
- TORRE ARNANZ, EDUARDO DE LA (Director)
- OTERO MARNOTES, JOSE ANDRES (Codirector) Doctorando: Zamacola Alcalde, Rafael María
4/7/2022
- iMarina
This researcher has no patents or software licenses.
Research groups
-
Grupo en Tecnología Electrónica Aplicada (GTEA)
Role: Investigador Principal
Researcher profiles
-
ORCID
-
Publons
-
Scopus Author ID